Abstract—Timing is an important parameter necessary to ensure the correctness of a design. Timed asynchronous designs can have complex timing paths that include combinational cycles. Commercial electronic design automation (EDA) tools do not support asynchronous designs because timing graphs are required to be acyclic. This paper reports on a methodology that enables commercial tools to support full cyclic path timing validation of timed asynchronous designs.

I. INTRODUCTION

Scaling has revolutionized circuit design, allowing designs to be produced with over four billion transistors on a single chip. This capability is enabled with commercial electronic design automation (EDA) tools which are continuously enhanced to handle more complex circuits and technology nodes. With the increasing complexity of circuit design, obeying timing is a challenge. Commercial EDA tools offer well developed static timing analysis (STA) algorithms to validate timing constraints on clocked systems represented as a directed acyclic graph (DAG) [1].

The advent of novel circuit design methodologies, like asynchronous circuits, can enable a circuit to operate at multiple frequencies with power and performance benefits. Numerous advantages are accrued through employing commercial EDA tools for asynchronous design approaches. These tools have support for leading technology features such as double patterning and multiple timing corners, and design productivity is enhanced. Unfortunately asynchronous circuit designs cannot be directly supported with commercial EDA tools.

The lack of commercial EDA support is largely due to the disconnect in the timing models employed for clocked and asynchronous design. Numerous challenges must be overcome to support asynchronous timing models in commercial EDA tools. Timing paths in asynchronous design are not simple combinational paths, as is the case with clocked design. Many timing paths in asynchronous design must be calculated based on the specific logic being employed. Such timing constraints often consist of two or more related paths. Nearly all asynchronous designs contain combinational cycles, which also must be evaluated. Asynchronous sequential controllers often have hazards that can be avoided if specific delay relationships hold. Timing constraints that make hazards unreachable must hold for design correctness. Other timing constraints exist in timed asynchronous circuits to optimize and validate performance. Most of the timing constraints to ensure circuit performance are cyclical.

These challenges need to be resolved for asynchronous design to employ commercial EDA tools. This paper specifically addresses the challenge of creating accurate path based delays for asynchronous sequential circuits, including paths that contain cycles. A methodology is developed that utilizes the static timing analysis (STA) algorithms used by commercial EDA tools.

II. BACKGROUND

Timing in a system is employed to enforce specific event sequencing in a design. This is normally enforced with a clock signal, where the cycle time must be greater than the combinational propagation delay between pipeline stages. Timing is where asynchronous design differs from the clocked designs. Bundled data asynchronous design employs similar timing requirements, but timing is localized, flexible, and irregular. This creates problems and challenges for circuit optimization and validation, but also can provide power and performance advantages.

A. Asynchronous Designs

Asynchronous designs communicate and synchronize based on local handshake signals which identify data validity and the ability to accept new data transactions. The communication link is called a handshake channel that consists of data wires, a request signal (req) identifying data validity, and an acknowledgment signal (ack) indicating the data has been accepted [2] [3].

Performance evaluation for asynchronous designs is inherently different than that for clocked design because each handshake channel implements a silicon oscillator designed to operate at a particular frequency that matches the delay of the associated data path. The handshake channel implements the oscillator as a timing cycle. The timing path is even more complicated in four-cycle protocols since each data transfer consists of both rising and falling transitions on req and ack with these signals propagating along many if not all the

![Fig. 1. Clocking network. Frequency and datapath delay of first pipeline stage is constrained by $FF_i/\text{clk}\uparrow_j \rightarrow FF_{i+1}/d + \text{margin} \prec FF_{i+1}/\text{clk}\uparrow_{j+1}$](image-url)
gates in the handshake cycle. Commercial CAD does not support combinational cycles, and so external means must be implemented to support such cyclic timing paths.

Many asynchronous design styles, such as bundled data, require timing constraints to hold for the circuit to operate correctly. The LC blocks in Fig. 2 implement the silicon oscillator that control the frequency of operation for a pipeline stage, the synchronization between pipeline stages, and generate a clock signal to store data in pipeline latches. These are implemented as asynchronous finite state machines (AFSM). Here, we assume these controllers are implemented with combinational logic where state holding logic contains combinational cycles. These AFSMs often have hazards which must be made unreachable by controlling the delays in the circuit. The hazards are commonly associated with the combinational cycles that implement the state holding function.

This design approach poses multiple requirements which are not directly supported by the commercial EDA tool flow. First, timing paths must be explicitly identified that relate to the specific AFSM used in the design. Second, the timing graph of the circuit must be represented as a DAG. Third, cyclical timing paths must be evaluated based on a DAG timing graph representation.

In general, all the timing paths required to evaluate a sequential circuit can not be known in single iteration if the timing graph is represented as a DAG. Also, a sequential circuit represented as a DAG will have some of the timing paths cut [4]. Thus, complete timing path analysis requires multiple timing path partitions, multiple acyclic timing graph representations, and multiple STA runs.

B. Relative Timing

Relative timing (RT) defines a timing relation between two timing paths that start with a common point of divergence (pod) and ends at two distinct points of convergence (poc) pod $\rightarrow$ poc$_0 <$ poc$_1$ [5]. The maximum delay (max-delay) from pod to poc$_0$ plus a margin must be less than the minimum delay (min-delay) from the pod to poc$_1$.

Fig. 2 shows a simple linear bundled data pipeline, identifying the timing constraints between the control path and the data path. This timing constraint is similar to the one in synchronous circuits, which is shown in Fig. 1. Data $L_{i+1}/d$ must arrive before the clock $L_{i+1}/clk$ in order to store data correctly. The RT methodology can represent timing in a combinational or sequential circuit with combinational feedback loops. RT timing model is applied throughout this work because of its generality across timed asynchronous designs.

The timing margin (RT slack) for the RT constraint is the amount of time difference between the two timing paths. The RT slack is calculated by subtracting the delay value of the maximum delay path pod $\rightarrow$ poc$_0$ from the minimum delay path pod $\rightarrow$ poc$_1$.

C. Controller Indexing for Mapping Timing Constraints

In our approach, asynchronous sequential controllers become the focal point for timing validation, much like the registers are in a clocked design. Every AFSM controller has been characterized with a set of RT constraints which must hold for its correct operation. The source of all timing paths to be validated are RT pods, which are all located inside the characterized controllers. The ending points of the paths are RT pocs which may be inside or outside of the controller.

Since timing evaluation is performed local to each controller, a representation is constructed to specify external module location relative to the current controller. The controller under evaluation is identified with an instance label “$i1$”. Upstream controllers (accessed through the “ack” port in Fig. 2) are referenced as “$i0$” design blocks; downstream pipeline elements (accessed through the “req” port) are referenced as “$i2$” macros. Registers are connected to the controller through the “clk” output port and are identified by appending a capital R to the label (e.g. $i0R$, $i1R$, $i2R$).

III. RELATIVE TIMING VERIFICATION

The relative timing verification flow used in this work is shown in Fig. 3. This flow enables commercial EDA tools to be used with sequential controllers and asynchronous circuit design. Fig. 4 is an example circuit used to explain the flow.
Relative timing constraints specify timing paths by listing their endpoints. The true timing path(s) between these endpoints must be identified because the structural STA algorithms may not select the true timing path through the circuit. Some of the paths may have cycles. The RT timing endpoints, along with the true timing paths, are provided as an input to this work. False paths are removed from the timing graphs by cutting timing arcs in the timing graph while preserving the true timing paths to ensure that the STA tools produce correct results. A separate CAD tool performs the timing path preserving cycle cutting operation [4].

Since timing validation can not be performed in a single pass, the RT constraints are grouped into compatibility sets. One set is used for timing driven synthesis and physical design. The full set of RT constraints are employed for timing validation. When performing timing validation, the full path delays are calculated along with margins associated with each RT constraint.

A delay violation exists in a RT constraint when the margin is less than the min-delay minus the max-delay. The design will be signed-off if there are no violations. If timing violations are identified in the validation process, the delay targets associated with the RT constraints need to be updated and rerun synthesis and/or physical design or perform an ECO.

### A. Graph Representation of a circuit

Each asynchronous pipeline controller is represented as a cyclic graph $G = (V, E)$ where the input pins of each gate, the primary inputs, and the primary outputs are vertices (nodes) $v_i \in V$ of the graph, and edges $e_i = (v_x, v_y) \in E$ map connectivity between the vertices. The primary input and output vertices of $G$ are identified with a double circle in figures. Fig. 6 is a directed graph representation of the sequential asynchronous handshake pipeline controller in Fig. 5 used to design the circuit in Fig. 4.

A path is a sequence of vertices connected by edges in $E$. The starting and ending nodes of a path are called timing endpoints. There can be multiple paths between timing endpoints. One of the paths between the timing endpoints $lr$ and $rr$ is $[lr, 1/A0, 2/A, 5/A0, 3/A2, 4/A, rr]$. A cycle is a path that starts and ends with the same vertex. For instance, path $[1/B1, 2/A, 1/B1]$ is a cycle.

### B. Identify timing paths for each controller

A bundled data asynchronous design consists of a control network and a datapath as shown in Fig. 2. The control path is formed using pipeline controllers (LC). A set of RT constraints are associated with each controller and these constraints are mapped to the full design.

The RT constraints and associated true paths for the controller of Fig. 5 are shown in Table I. Each relative timing constraint identifies two timing path sets: max-delay path(s) from pod to $pod_i$ and min-delay path(s) from pod to $pod_i$. The min-delay path must be at least $m$ time units greater than the max-delay path. The min-delay and max-delay paths for RT constraints (2) and (3) in Table I are both wholly contained within the controller. A constraint may specify multiple true paths, as is the case for the min-delay path of (1) and the max-delay path of (8). The min-delay paths of constraints (0) and (1a) contain cycles because nodes $4/A$ and $2/A$ appear twice in the respective paths. These cycles are caused by the system-level interconnect of the handshake channel and the four-cycle RTZ handshake protocol. RT constraints (8) and
(9) have timing endpoints at the datapath which are external to the controller. These two constraints represent the setup and hold time of the register or latch.

C. True Timing Path Driven Cycle Cutting

Asynchronous controllers contain cycles which must be cut to perform timing driven optimization and static timing analysis. These cycles must be cut in such a manner that the true timing paths in the circuit remain uncut. For example, the cycle [1/A0, 2/A, 1/B1] can be cut at edge (1/B1, 2/A) or (2/A, 1/B1). If the latter cut is employed, all timing paths passing through gate 2 will also be cut. Thus the preferred cut point for this cycle is the edge (1/B1, 2/A).

In this paper, we assume that all the cycles through linear controllers are cut in the design. An external tool is employed to create a DAG when given a Verilog controller along with the associated set of true and false paths. A set of cut points are produced which create acyclic timing graph that cuts all the associated set of true and false paths. A set of cut points to create a DAG when given a Verilog controller along with controllers are cut in the design. An external tool is employed (2).

The tool also gives cut paths which will remove system level cycles and false paths, while preserving the true paths. This works due to the locality of the timing constraints intersecting true paths into sets for each controller instances.

Each linear controller in a design will have an upstream and downstream channel connecting it to the adjacent pipeline stages, as shown in Fig. 2. Consider controller LC1, and the cycles in the channel connecting it to LC0 and LC2. After applying FCC (where timing path $ra \rightarrow rr$ is cut) and BCC (where timing path $lr \rightarrow la$ is cut), we obtain the DAGs shown in Fig. 7 and Fig. 8, respectively.

A search algorithm is implemented to generate overlapping cut points to allow more accurate delay calculations of paths that must be cut to create a DAG. For instance, path [rr+, $\#i2/lr+$, $\#i2/la+$, $ra+$, 6/A+, 3/B0+, 4/A+, $rr-$] is a cycle. The total delay of the path can be computed by cutting it at $ra$ and calculating the timing from $rr \rightarrow ra+$, then cutting the path at $\#i2/la+$ and calculating delay from $\#i2/la+$ to $rr-$, adding the two delays, then subtracting the $\#i2/la+$ to $ra+$ delay from the total.

D. Graph Coloring Algorithm

An algorithm is written to break all paths with cycles into overlapping acyclic path segments. This generates a set of path segments and timing cut points which are composed to accurately time the full path.

A greedy graph coloring algorithm is applied to group non-intersecting true paths into sets for each controller instances in the design [7]. Two timing paths are intersecting if an
endpoint of a timing path is also an internal node of another timing path. The algorithm ensures that a path in the set will not introduce a cut point in another path in the same set. Partitioning timing paths reduces the number of STA iterations required to generate full-path timing.

Table II reports the results of cutting cycles and partitioning path segments for the RT constraints for the controller shown in Fig. 5. Each set contains a number of non-intersecting paths. Asynchronous designs can be constructed using more than one type of linear controller. Each controller type will have its associated partition table. The RT constraints are applied to each controller instance in a design. The design shown in Fig. 4 is built using a single type of controller so it requires only one partition table. The RT constraints are applied on each controller instance with independent delay targets.

All the path delays in each set can be analyzed in one iteration. However, when analyzing a pipelined design, the odd controllers (LC0, LC2) and even controllers (LC10, LC11) of Fig. 4 must be evaluated in separate STA runs. Because the same constraint sets are employed for all the controllers, some external constraints would overlap its adjacent controllers' constraint sets. The number of STA iterations required to perform timing validation would be twice the largest number of constraints with a controller.

The results report the implemented algorithm that cut paths into overlapping segments (including with and without cycles when necessary), partition path segments into compatible sets, and partition controllers into odd and even sets.

E. Perform Static Timing Analysis

Static timing analysis is performed after synthesis or layout. A commercial tool such as Synopsys PrimeTime or Cadence Tempus is invoked to perform STA. This paper uses PrimeTime. Multi-mode multi-corner analysis is performed to incorporate process, voltage, and temperature variation on timing path delays. Timing path delays from the complete set of paths (e.g. Table II) are stored into a database.

F. Evaluate RT margin for every timing path

The timing margin for the RT constraint is the amount of time difference between the max-delay and min-delay timing paths. These margins are calculated, stored, and compared against the minimum value required for the design. A value less than the required value indicates a failed timing constraint (negative slack). Negative slack must be fixed by changing circuit timing by modifying timing targets, rerunning synthesis or place and route, and then this timing validation tool.

<table>
<thead>
<tr>
<th>Set</th>
<th>No.</th>
<th>Constraint</th>
</tr>
</thead>
<tbody>
<tr>
<td>A</td>
<td>1</td>
<td>(S20, S21, S17)</td>
</tr>
<tr>
<td></td>
<td>2</td>
<td>(S20, S21, S17)</td>
</tr>
<tr>
<td></td>
<td>3</td>
<td>(S20, S21, S17)</td>
</tr>
<tr>
<td></td>
<td>4</td>
<td>(S20, S21, S17)</td>
</tr>
<tr>
<td></td>
<td>5</td>
<td>(S20, S21, S17)</td>
</tr>
</tbody>
</table>

Table III shows the RT slack values obtained for the multiplier design in Fig. 4. The pod column is the timing start point, the poc0 column contains maximum delay endpoint, and the poc1 column contains endpoint for the minimum delay path for the specified RT constraint. The slack of each RT constraint is plotted as a histogram in Fig. 12. Constraint
The validation run-time is broken into the commercial STA tool run time and our algorithms to create timing set partitions, build full-path timing targets for STA, and collect results.

V. CONCLUSION

Timing is the primary difference between asynchronous and clocked designs. Traditional static timing analysis algorithms can not be directly applied to asynchronous designs due to cycles and conflicting timing paths. A methodology and algorithm is presented which, when provided timing path information, allows arbitrary timing paths, including those with cycles, to be evaluated using commercial static timing analysis tools such as PrimeTime. Total run times are larger than for a comparable clocked design as multiple iterations through the STA tool are required, but the runs can all be performed concurrently. The paper demonstrates algorithms performing full cyclic path timing verification of a 57K-gate 16 point FFT design in under 10 minutes total run time.

VI. ACKNOWLEDGMENT

This material is based upon work supported by the National Science Foundation under Grant No. 1218012 and Semiconductor Research Corporation under GRC Task 2235.001.

REFERENCES


Summary information for applying the validation flow on the two designs used in this paper are in Table IV. The complexity of the design is identified based on pipeline depth, number of RT constraints applied, and physical design area. The entire validation run-time is broken into the commercial STA tool run time and our algorithms to create timing set partitions, build full-path timing targets for STA, and collect results.

IV. RESULTS

The methodology is now demonstrated on a 16-point Fast Fourier Transform (FFT-16) design [8]. The histogram in Fig. 9 shows the cycle time distribution for various categories of pipeline stages in this multi-frequency design. The three different color groups in the graph corresponds to three different operational frequencies in the FFT-16 design. The slack distribution for RT constraints which are required for circuit correctness are shown in Fig. 10. Fig. 11 shows the slack distribution for RT constraints which are required for different operational frequencies in the FFT-16 design. The different color groups in the graph corresponds to three of pipeline stages in this multi-frequency design. The three

<table>
<thead>
<tr>
<th></th>
<th></th>
<th></th>
</tr>
</thead>
<tbody>
<tr>
<td>Tech Node (min)</td>
<td>65</td>
<td>102</td>
</tr>
<tr>
<td>Area (gates)</td>
<td>1K</td>
<td>37K</td>
</tr>
<tr>
<td>Total Run Times(s)</td>
<td>25.8</td>
<td>367.0</td>
</tr>
<tr>
<td>Commercial STA (s)</td>
<td>2.8</td>
<td>353.8</td>
</tr>
<tr>
<td>Validation (s)</td>
<td>4.0</td>
<td>111.2</td>
</tr>
</tbody>
</table>

Fig. 9. Cycle time distribution
Fig. 10. Distribution of internal Slack
Fig. 11. Slack for External RT constraints

Fig. 12. Slack distribution for Table I constraints applied to Fig. 4 design.

8 is the data setup, 9 is the hold time, and the rest make hazards unreachable. This data allows designers to trade off performance and yield of a design.